CIMdata PLM Industry Summary Online Archive
14 November 2005
Product News
Cadence Introduces Incisive Enterprise, Linking Multiple Specialists and Languages
Cadence Design Systems, Inc. announced the Incisive Enterprise family of products, featuring enterprise-level verification process automation (VPA) that supports e, SystemC and SystemVerilog. The new portfolio-the top tier in the segmented Cadence® Incisive® functional verification platform-reduces the growing predictability, productivity, and quality risks associated with complex SoC and systems development.
In addition to the Incisive Enterprise family, which is tailored for multi-specialist SoC and system-development teams, Cadence offers the Incisive Design Team family, with verification solutions tailored for RTL development teams, and the Incisive HDL family, for HDL creation and simulation.
The Incisive Enterprise family is part of a new set of Cadence offerings that integrates advanced "VPA-enabled" technologies and methodologies from the Verisity acquisition with system modeling, HDL and assertion languages, high-performance formal and dynamic engines, verification IP, and analysis tailored for each specialist. Incisive Enterprise targets the exponentially increasing complexity of the verification process associated with the integration of multiple specialists spanning block, chip and system-level verification of SoCs and hardware-software systems.
"Cadence's Incisive Enterprise addresses the entire verification process from initial plan to verification closure," said Oliver Bell, director of system-on-chip verification at Micronas. "Our design and verification specialists require full solutions that support an optimal mix of languages such as e, SystemC, and SystemVerilog with a path towards system-level emulation."
The Incisive Enterprise family provides new tools, technology and methodology to automate the verification process and includes:
Incisive Specman Simulator, a new product that includes a high-performance, direct kernel integration of the Incisive Simulator with block to system-level testbench automation from Specman Elite
Mixed SystemC and e transaction-based verification solution linking systems and verification specialists
Enterprise Manager, enhanced for enterprise use with integration to all Incisive engines, languages, and coverage tools
Incisive Palladium® hardware-assisted verification for specialists doing high-speed acceleration, HW/SW co-verification, system-level and post-silicon verification
Incisive Enterprise plan-to-closure productized methodology, combining widely adopted and mature reuse with proven transaction-level modeling and system-level verification methodologies
Encapsulation of Incisive Design Team family of products and methodologies, including formal analysis and SystemVerilog support
"As design and verification methodologies have become more complicated with the advent of SoCs and nanometer geometries, the leading-edge electronics companies have been forced to create teams of specialists. Each specialist requires a best-in-class solution tied together into an overall plan-to-closure methodology," said Moshe Gavrielov, executive vice president and general manager of the Cadence Verification Division. "Our customers require a process that is highly automated and managed with metrics for maximum visibility, predictability, resource utilization, productivity, and system-level quality."
Become a member of the CIMdata PLM Community to receive your daily PLM news and much more.
Tell us what you think of the CIMdata Newsletter. Send your feedback.
CIMdata is committed to your privacy. Your personal information will never be sold or shared outside of CIMdata without your express permission.
include $_SERVER['DOCUMENT_ROOT'] . '/copyright.php'; ?>